HOME > Detail View

Detail View

Xilinx FPGA 설계

Xilinx FPGA 설계 (Loan 31 times)

Material type
단행본
Personal Author
이성대
Title Statement
Xilinx FPGA 설계 / 이성대 저
Publication, Distribution, etc
서울 :   연학사,   2004  
Physical Medium
267 p. : 삽화 ; 26 cm
ISBN
8970003258
General Note
Xilinx 인증교육교재  
비통제주제어
디지털시스템설계 , 디지털회로설계 , 자일링스 , Xilinx ,,
000 00671namcc2200229 k 4500
001 000045227498
005 20120924151834
007 ta
008 051013s2004 ulka 000c kor
020 ▼a 8970003258 ▼g 93500
035 ▼a (KERIS)BIB000010089962
040 ▼a 222001 ▼c 222001 ▼d 244002 ▼d 211009
082 0 4 ▼a 621.392 ▼2 22
085 ▼a 621.392 ▼2 DDCK
090 ▼a 621.392 ▼b 2004h
100 1 ▼a 이성대
245 1 0 ▼a Xilinx FPGA 설계 / ▼d 이성대 저
260 ▼a 서울 : ▼b 연학사, ▼c 2004
300 ▼a 267 p. : ▼b 삽화 ; ▼c 26 cm
500 ▼a Xilinx 인증교육교재
653 ▼a 디지털시스템설계 ▼a 디지털회로설계 ▼a 자일링스 ▼a Xilinx

No. Location Call Number Accession No. Availability Due Date Make a Reservation Service
No. 1 Location Main Library/Education Reserves1/ Call Number 621.392 2004h Accession No. 111339258 Availability Available Due Date Make a Reservation Service B M
No. 2 Location Main Library/Education Reserves1/ Call Number 621.392 2004h Accession No. 111339259 Availability Available Due Date Make a Reservation Service B M
No. 3 Location Main Library/Education Reserves(Health Science)/ Call Number 621.392 2004h Accession No. 141050792 Availability Available Due Date Make a Reservation Service B M
No. 4 Location Science & Engineering Library/Sci-Info(Stacks1)/ Call Number 621.392 2004h Accession No. 121114264 (10회 대출) Availability Available Due Date Make a Reservation Service B M
No. 5 Location Science & Engineering Library/Sci-Info(Stacks1)/ Call Number 621.392 2004h Accession No. 121114265 (6회 대출) Availability Available Due Date Make a Reservation Service B M
No. 6 Location Sejong Academic Information Center/Science & Technology/ Call Number 621.392 2004h Accession No. 151195194 (9회 대출) Availability Loan can not(reference room) Due Date Make a Reservation Service M ?
No. 7 Location Sejong Academic Information Center/Science & Technology/ Call Number 621.392 2004h Accession No. 151195195 (6회 대출) Availability Loan can not(reference room) Due Date Make a Reservation Service M ?
No. Location Call Number Accession No. Availability Due Date Make a Reservation Service
No. 1 Location Main Library/Education Reserves1/ Call Number 621.392 2004h Accession No. 111339258 Availability Available Due Date Make a Reservation Service B M
No. 2 Location Main Library/Education Reserves1/ Call Number 621.392 2004h Accession No. 111339259 Availability Available Due Date Make a Reservation Service B M
No. 3 Location Main Library/Education Reserves(Health Science)/ Call Number 621.392 2004h Accession No. 141050792 Availability Available Due Date Make a Reservation Service B M
No. Location Call Number Accession No. Availability Due Date Make a Reservation Service
No. 1 Location Science & Engineering Library/Sci-Info(Stacks1)/ Call Number 621.392 2004h Accession No. 121114264 (10회 대출) Availability Available Due Date Make a Reservation Service B M
No. 2 Location Science & Engineering Library/Sci-Info(Stacks1)/ Call Number 621.392 2004h Accession No. 121114265 (6회 대출) Availability Available Due Date Make a Reservation Service B M
No. Location Call Number Accession No. Availability Due Date Make a Reservation Service
No. 1 Location Sejong Academic Information Center/Science & Technology/ Call Number 621.392 2004h Accession No. 151195194 (9회 대출) Availability Loan can not(reference room) Due Date Make a Reservation Service M ?
No. 2 Location Sejong Academic Information Center/Science & Technology/ Call Number 621.392 2004h Accession No. 151195195 (6회 대출) Availability Loan can not(reference room) Due Date Make a Reservation Service M ?

Contents information

Author Introduction

이성대(지은이)

<Xilinx Fpga 설계>

Information Provided By: : Aladin

Table of Contents


목차

PART Ⅰ. XILINX FPGA/CPLD ARCHITECTURE

 제1장 Xilinx FPGA/CPLD Architecture Overview = 10

 제2장 Virtex/Spartan-Ⅱ Architecture = 35

 제3장 Virtex-E Architecture = 38

 제4장 Virtex-Ⅱ Architerture = 51

PART Ⅱ. ISE WebPACK 설치 방법

 제1장 XILINX ISE WebPACK 다운로드 받기 = 70

 제2장 XILINX ISE 설치하기 = 82

 제3장 MXE Simulator(ModelSim Xilinx Edition) 설치하기 = 93

 제4장 ISE WebPack Quick Start = 106

PART Ⅲ. XILINX ISE를 이용한 PLD 설계실습

 제1장 ECS를 사용한 ADDER 설계 = 132

 제2장 ECS를 사용한 counter 설계 = 148

 제3장 ECS를 사용한 FND Decoder 설계 = 152

 제4장 EDA-Lab 3000 Series = 160

  1. Require Hardware Environment (PC) = 160

  2. Installation Guide = 160

  3. KIT 개요 = 161

  4. Main Board Description = 162

  5. Jumper Pin Setting = 168

   1) JP18 : VCCINT Select Jumper Pin = 168

   2) JP20 : RS-232C Out Select Jumper Pin = 169

   3) Control DIP Switch Setting = 169

  6. Pin Out Table = 170

 제5장 EDA-Lab3000을 활용한 MY_WORK - Xilinx FPGA Design 실습 Tutorial = 183

  1. 목표 = 183

  2. MY_WORK Design Module 설명 = 184

  3. Project Navigator 실행하기 = 185

  4. MY_WORK Project 시작하기 = 186

  6. VHDL Code 만들기(Top Block) = 187

  7. VHDL Source Code 불러오기 = 192

  8. Coregen_IP 만들기 = 195

  9. 새로운 Coreren_IP 만들기 = 200

  10. Language Template를 사용한 VHDL Code 만들기 = 203

  11. Top Block VHDL Code 편집하기 = 208

   1) VHDL 파일에서 Component 선언하기 = 208

   2) Coregen_IP VHDL Component 선언하기 = 209

   3) Component 선언된 Sub Block 연결하기 = 213

  12. FPGA Design VHDL Synthesis 하기 = 218

  13. VHDL Simulation하기 = 223

  14. FPGA Pin 연결하기 = 225

  15. Implementation 실행하기 = 230

  16. Bit 파일 생성하기 = 232

  17. DesignPro Shop 3.0 실행하기 = 233

  18. DesignPro Shop3.0으로 다운로드하기 = 235

  19. DesignPro Shop3.0으로 FPGA 회로 검증(Emulation)하기 = 236

   1) 클럭 분주하기 = 236

   2) FPGA 리셋하기 = 237

   3) Emulation 준비하기 = 238

   4) Emulation 결과 확인하기 = 242

PART Ⅳ. VHDL

 제1장 VHDL 기본 문법 = 248

  1. VHDL의 역사적인 배경 = 249



New Arrivals Books in Related Fields